# Vitis HLS Design Flow Vitis HLS Project Creation, Vivado Hardware Creation, and Vitis Software Control

Joseph Cavallaro
Rice University
27 September 2022

#### **Last Lecture**

- Video available on Model Composer -> Vivado -> Vitis based on the treeadd example posted to Canvas in the Media Gallery tab
- Lab tutorial demo on I/O from/to workspace
  - ⇒ We will use Matlab timeseries data files to load and display data for Model Composer
- Xilinx intro slides on Vitis HLS

# **Today**

- Into to Vitis HLS and design flow
  - ⇒ Vivado HLS renamed to Vitis HLS to focus on the software instead of hardware aspects. (Some notes and slides may still say Vivado HLS.)
- Vitis HLS User Guide in Files/CAD\_Tool\_Documentation/Vitis\_HLS
  - ⇒ ug1399-vitis-hls.pdf
- Moving away from Model Composer / Simulink HW Cosim to Vitis program control
- Demo of Vitis HLS -> Vivado -> Vitis on similar treeadd example
- AXI lite to get started for single computation
- Next will be loops on AXI lite and then AXI stream communication

# Preview of Project 3: High-level Synthesis Tools - Matrix Multiplication

- Use Vitis HLS C Synthesis tool to design a matrix multiplication system which could be easily targeted to ASIC/FPGA.
- Verify your C++ code and HDL code to make sure that they function correctly. Check the scheduling result by looking at the Gantt chart.
- Repeat until a good balance between system throughput and hardware resource costs – at least 2 optimizations.
- Export your Vitis HLS code to Vivado for Vitis C++ code hardware control

#### **Vitis HLS Flow**

- Create a project after starting Vitis HLS in GUI mode
- Run C simulation
  - ⇒ to understand the design behavior
- Run the debugger
  - ⇒ to see how the top-level module works
- Synthesize the design
- Analyze the generated output using the Analysis perspective
- Run C/RTL co-simulation
  - ⇒ to perform RTL simulation
- Export RTL for use in Vivado to be integrated with Zynq ARM processor core

# Vitis HLS Style Optimizations

- IN-LINING
- PIPELINING
- DATAFLOW
- RESHAPE
- All these optimizations benefit from understanding Data Flow Graphs and Single Assignment Form
- Our initial demo will be a simple design

#### **Invoke Vitis HLS from Windows Menu**



## **Vitis HLS GUI**



# **Vitis HLS Design Flow**

☐ Starts at C (+ constraints)

(+ constraints)

- $\Rightarrow$  C
- → C++
- ⇒ SystemC
- Produces RTL
  - ⇒ Verilog
  - ⇒ VHDL
  - ⇒ SystemC
- Automates Flow
  - ⇒ Verification
  - ⇒ Implementation



# Vitis HLS Projects and Solutions

- Vitis HLS is project based
  - ⇒ A project specifies the source code which will be synthesized.
  - ⇒ Each project is based on one set of source code
  - ⇒ Each project has a user specified name
- A project can contain multiple solutions
  - ⇒ Solutions are different implementations of the same code
  - ⇒ Auto-named solution1, solution2, etc.
  - ⇒ Supports user specified names
  - ⇒ Solutions can have different clock frequencies, target technologies, synthesis directives
- Projects and solutions are stored in a hierarchical directory structure
  - ⇒ Top-level is the project directory
  - ⇒ The disk directory structure is identical to the structure shown in the GUI project explorer (except for source code location)



## Vitis HLS Step 1: Create or Open a project

Start a new project

→ The GUI will start the project wizard to guide you through all the steps





- Open an existing project
  - ⇒ All results, reports and directives are automatically saved/remembered
  - ⇒ Use "Recent Project" menu for quick access

# Vitis HLS Project Wizard

☐ The Project Wizard guides users through the steps of opening a new project



File Edit Project Solution Window

Define project and directory





Add design source files

Project Level Information



Specify test bench files



Specify clock and select part

1<sup>st</sup> Solution Information

# **Define Project & Directory**

- Define the project name
  - Note, here the project is given the extension .prj
  - A useful way of seeing it's a project (and not just another directory) when browsing
- Browse to the location of the project
  - ⇒ In this example, project directory "dct.prj" will be created inside directory "lab1"



# **Add Design Source Files**

- Add Design Source Files
  - This allows Vitis HLS to determine the top-level design for synthesis, from the test bench & associated files
- Add Files...
  - ⇒ Select the source code file(s)
  - ⇒ The CTRL and SHIFT keys can be used to add multiple files.
  - ⇒ No need to include headers (.h) if they reside in the same directory
- Select File and Edit CFLAGS...
  - If required, specify C compile arguments using the "Edit CFLAGS..."
    - Define macros: -DVERSION1
    - Location of any (header) files not in the same directory as the source: -I../include



# **Specify Test Bench Files**

- Use "Add Files" to include the test bench
  - Vitis HLS will re-use these to verify the RTL using cosimulation
- And all files referenced by the test bench
  - ⇒ The RTL simulation will be executed in a different directory (Ensures the original results are not over-written)
  - ⇒ Vitis HLS needs to also copy any files accessed by the test bench
  - ⇒ Input data and output results (\*.dat) are shown in this example
- Add Folders
  - ⇒ If the test bench uses relative paths like "sub\_directory/my\_file.dat" you can add "sub\_directory" as a folder/directory
- Click on testbench, Use "Edit CFLAGS..."
  - ⇒ To add any C compile flags required for compilation
  - ⇒ -D HW\_COSIM



#### **Test benches I**

- The test bench should be in a separate file
- Or excluded from synthesis
  - → The Macro \_\_SYNTHESIS\_\_ can be used to isolate code which will not be synthesized.
    - This macro is defined when Vitis HLS parses any code (-D\_\_SYNTHESIS\_\_)



#### **Test benches II**

- Ideal test bench
  - ⇒ Should be self checking
    - RTL verification will re-use the C test bench
  - ⇒ If the test bench is self-checking
    - Allows RTL Verification to be run without a requirement to check the results again
  - ⇒ RTL verification "passes" if the test bench return value is 0 (zero)
    - Actively return a 0 if the simulation passes

```
int main () {
// Compare results
int ret = system("diff --brief -w test_data/output.dat test_data/output.golden.dat");
if (ret != 0) {
    printf("Test failed !!!\n", ret); return 1;
} else {
    printf("Test passed !\n", ret); return 0;
}
```

⇒ Non-synthesizable constructs may be added to a synthesize function if \_\_SYNTHESIS\_\_ is used

# **Solution Configuration**

- Provide a solution name
  - ⇒ Default is solution1, then solution2 etc.
- Specify the clock
  - ⇒ The clock uncertainty is subtracted from the clock to provide an "effective clock period"
  - ⇒ Vitis HLS uses the "effective clock period" for Synthesis
  - ⇒ Provides users defined margin for downstream RTL synthesis, P&R
- Select the part or board
  - For ELEC 522 select Zedboard



# **Clock Specification**

- Clock frequency must be specified
  - ⇒ Only 1 clock can be specified for C/C++ functions
  - ⇒ SystemC can define multiple clocks
- Clock uncertainty can be specified
  - ⇒ Subtracted from the clock period to give an effective clock period
  - ⇒ The effective clock period is used for synthesis
    - Should not be used as a design parameter
    - Do not vary for different results: this is your safety margin
  - ⇒ A user controllable margin to account for downstream RTL synthesis and P&R



# **A Vitis HLS Project**



#### Vitis HLS GUI Toolbar

- The primary commands have toolbar buttons
  - ⇒ Easy access for standard tasks
  - ⇒ Button highlights when the option is available
    - E.g. cannot perform C/RTL simulation before synthesis



# Files: Views, Edits & Information



# **Synthesis**

- Run C Synthesis
- Console
  - ⇒ Will show run time information
  - ⇒ Examine for failed constraints
- A "syn" directory is created
  - ⇒ Verilog, VHDL & SystemC RTL
  - ⇒ Synthesis reports for all non-inlined functions
- Report opens automatically
  - ⇒ When synthesis completes
- Report is outlined in the Auxiliary pane



#### **Vitis HLS: RTL Verification**



RTL output in Verilog, VHDL and SystemC

**Automatic re-use of the C-level test** bench

RTL verification can be executed from within Vitis HLS

Support for Xilinx simulators (XSim and ISim) and 3<sup>rd</sup> party HDL simulators in automated flow

#### **RTL Verification: Under-the-Hood**

- RTL Co-Simulation
  - ⇒ Vitis HLS provides RTL verification
  - ⇒ Creates the wrappers and adapters to re-use the C test bench





- Prior to synthesis
  - Test bench
  - Top-level C function

- After synthesis
  - Test bench
  - SystemC wrapper created by Vivado HLS
  - SystemC adapters created by Vivado HLS
  - RTL output from Vitis HLS
    - SystemC, Verilog or VHDL

There is no HDL test bench created

# **RTL Verification Support**

- Vitis HLS RTL Output
  - ⇒ Vitis HLS outputs RTL in SystemC, Verilog and VHDL
    - The SystemC output is at the RT Level
    - The input is not transformed to SystemC at the ESL
- RTL Verification with SystemC
  - ⇒ The SystemC RTL output can be used to verify the design without the need for a HDL simulator and license
- HDL Simulation Support
  - ⇒ Vitis HLS supports HDL simulators on both Windows & Linux
  - ⇒ The 3<sup>rd</sup> party simulator executable must be in OS search path

| Simulator                | Linux     | Windows       |
|--------------------------|-----------|---------------|
| XSim (Vivado Simulator)  | Supported | Supported     |
| ISim (ISE Simulator)     | Supported | Supported     |
| Mentor Graphics ModelSim | Supported | Supported     |
| Synopsys VCS             | Supported | Not Available |
| NCSim                    | Supported | Not Available |
| Riviera                  | Supported | Supported     |

#### **C/RTL Co-simulation**

- Start Simulation
  - ⇒ Opens the dialog box
- Select the RTL
  - ⇒ SystemC does not require a 3<sup>rd</sup> party license
  - ⇒ Verilog and VHDL require the appropriate simulator
    - Select the desired simulator
  - ⇒ Run any or all
- Options
  - ⇒ Can output trace file (VCD format)
  - ⇒ Optimize the C compilation & specify test bench linker flags
  - ⇒ The "setup only" option will not execute the simulation
- OK will run the simulator
  - ⇒ Output files will be created in a "sim" directory



#### **Simulation Results**

- Simulation output is shown in the console
- Expect the same test bench response
  - ⇒ If the C test bench plots, it will with the RTL design (but slower)
- Sim Directory
  - ⇒ Will contain a sub-directory for each RTL which is verified
- Report
  - ⇒ A report is created and opened automatically



# Vitis HLS: RTL Export



RTL output in Verilog, VHDL and SystemC

**Scripts created for RTL synthesis tools** 

RTL Export to IP-Catalog, SysGen, and Pcore formats

IP-Catalog and SysGen => Vitis HLS for 7 Series and Zynq families

# **RTL Export Support**

- RTL Export
  - ⇒ Can be exported to one of the three types
    - IP-Catalog formatted IP for use with Vivado System Edition
      - 7 Series and Zynq families only; supported by HLS license
    - A System Generator IP block
      - 7 Series and Zynq families only; supported by HLS license
- Generation in both Verilog and VHDL for non-bus or non-interface based designs
- Logic synthesis will automatically be performed
  - ⇒ HLS license will use Vivado RTL Synthesis

# **RTL Export: Synthesis**

- RTL Synthesis can be performed to evaluate the RTL
  - ⇒ IP-Catalog and System Generator formats:
  - ⇒ Vivado synthesis performed



- RTL synthesis results are not included with the IP package
  - ⇒ Evaluate step is provided to give confidence
    - Timing will be as estimate (or better)
    - Area will be as estimated (or better)
  - ⇒ Final RTL IP is synthesized with the rest of the RTL design
    - RTL Synthesis results from the Vitis HLS evaluation are not used

# RTL Export: IP Repositories



# **RTL Export for Implementation**

- Click on Export RTL
  - ⇒ Export RTL Dialog opens
- Select the desired output format



- Optionally, configure the output
- Select the desired language
- Optionally, click on Evaluate button for invoking implementation tools from within Vitis HLS
- Click OK to start the implementation



# RTL Export (Evaluate Option) Results

- Impl directory created
  - ⇒ Will contain a sub-directory for each RTL which is synthesized
- Report
  - ⇒ A report is created and opened automatically

```
Vivado HLS Console
Phase 9 Post Router Timing | Checksum: 17cfbf6fb
Time (s): cpu = 00:01:00 ; elapsed = 00:00:28 . Memory (MB): peak = 941.410 ; gain = 93.391
INFO: [Route 35-16] Router Completed Successfully
Ending Route Task | Checksum: 17cfbf6fb
Time (s): cpu = 00:00:00 ; elapsed = 00:00:28 . Memory (MB): peak = 941.410 ; gain = 93.391
Routing Is Done.
                             Vivado HLS Console
                              LUT:
                                              279
                              FF:
                                              134
                              DSP:
                              BRAM:
                              #=== Final timing ===
                              CP required:
                              CP achieved:
                                              6.192
                              Timing met
                              INFO: [Common 17-206] Exiting Vivado at Mon Oct 14 15:49:19 2013...
                             @I [LIC-101] Checked in feature [VIVADO HLS]
```



# RTL Export Results (Evaluate Option Unchecked)

- Impl directory created
  - Will contain a subdirectory for both VHDL and Verilog along with the ip directory
- No report will be created
- Observe the console
  - ⇒ No packing, routing phases

#### 

- constraints
  - directives.tcl
- 🗁 impl
  - 🗁 ip
  - report
  - verilog
  - vhdl
- sim
- syn

```
Vivado HLS Console
Starting export RTL ...
C:/Xilinx/Vivado HLS/2013.3/bin/vivado hls.bat C:/xup/hls/labs/lab1/dct.prj/solution1/expo
@I [LIC-101] Checked out feature [VIVADO_HLS]
@I [HLS-10] Running 'C:/Xilinx/Vivado_HLS/2013.3/bin/unwrapped/win64.o/vivado_hls.exe'
            for user 'parimalp' on host 'xsjparimalp30' (Windows NT_amd64 version 6.1) on I
            in directory 'C:/xup/hls/labs/lab1'
@I [HLS-10] Opening project 'C:/xup/hls/labs/lab1/dct.prj'.
@I [HLS-10] Opening solution 'C:/xup/hls/labs/lab1/dct.prj/solution1'.
@I [SYN-201] Setting up clock 'default' with a period of 10ns.
@I [HLS-10] Setting target device to 'xc7z020clg484-1'
@I [IMPL-8] Exporting RTL as an IP in IP-XACT.
 ***** Vivado v2013.3 (64-bit)
  **** SW Build 328145 on Sun Oct 13 18:10:54 MDT 2013
  **** IP Build 191624 on Sun Oct 13 14:03:12 MDT 2013
    ** Copyright 1986-1999, 2001-2013 Xilinx, Inc. All Rights Reserved.
INFO: [Common 17-78] Attempting to get a license: Implementation
INFO: [Common 17-81] Feature available: Implementation
INFO: [Device 21-36] Loading parts and site information from c:/Xilinx/Vivado/2013.3/data/
Parsing RTL primitives file [c:/Xilinx/Vivado/2013.3/data/parts/xilinx/rtl/prims/rtl_prims
Finished parsing RTL primitives file [c:/Xilinx/Vivado/2013.3/data/parts/xilinx/rtl/prims/
source run ippack.tcl -notrace
INFO: [Common 17-206] Exiting Vivado at Mon Oct 14 16:15:15 2013...
@I [LIC-101] Checked in feature [VIVADO HLS]
```

# **Analysis Perspective**

- Perspective for design analysis
  - ⇒ Allows interactive analysis



# **Performance Analysis**



# **Resource Analysis**



#### **Command Line Interface: Batch Mode**

- Vitis HLS can also be run in batch mode
  - ⇒ Opening the Command Line Interface (CLI) will give a shell



⇒ Supports the commands required to run Vitis HLS & pre-synthesis verification (gcc, g++, apcc, make)



- Help is always available
  - ⇒ The Help Menu
  - ⇒ Opens User Guide, Reference Guide and Man Pages



- In interactive mode
  - ⇒ The help command lists the man page for all commands.



Auto-Complete all commands using the tab key

# **Vitis HLS Summary**

- Vitis HLS can be run under Windows and Linux
- Vitis HLS can be invoked through GUI and command line in Windows OS, and command line in Linux
- Vitis HLS project creation wizard involves
  - ⇒ Defining project name and location
  - ⇒ Adding design files
  - ⇒ Specifying testbench files
  - ⇒ Selecting clock and technology
- The top-level module in testbench is main() whereas top-level module in the design is the function to be synthesized

## Tree\_Int\_HLS\_Vitis

- Demo to be built and run now.
- Files on Canvas in CAD\_Tool\_Example/Tree\_Int\_HLS\_Vitis
- arm\_vitis folder contains C++ code for ARM core host code
- fpga\_hls folder contains C++ code and testbench for Vitis HLS
- Create C:\ELEC522\<your netid> and create separate folders of:
  - ⇒ arm\_vitis, flga\_hls\_ Vitis\_HLS, Vivado, Vitis
- □ Download file to C:\ELEC522\<your netid> in the appropriate folders.
- Start Vitis HLS and use the C:\ELEC522\<your netid>\Tree\_Int\_HLS\_Vitis\Vitis\_HLS folder

#### **Next Class**

- Project 2 short < 5 minute individual presentations</p>
- □ Please email slides to <u>cavallar@rice.edu</u> before 12 noon on September 29